## **Contents**

- 1. Introduction
  - FPGA
  - UART
- 2. Method
  - Receiving Part
  - Testbench
  - Transmitter
- 3. Reference
- 4. Appendices
  - Appendix 1 RTL Code
  - Appendix 2 Testbench for UART
  - Appendix 3 Timing Diagram
  - Appendix 4 Results

#### 1. Introduction

 ${\bf UART}$  stands for  ${\bf U}$ niversal  ${\bf S}$ ynchronous  ${\bf R}$ eceiver  ${\bf T}$ ransmitter. Data can be sent by itself or along with a clock as in synchronous data transmission. Here we do not send a clock, data travels by itself and therefore it is known as Asynchronous.

UART is also commonly known by some other names like:

- Universal Asynchronous Transmitter
- Serial port
- COM port
- RS-232 Interface

UART is one of the simplest ways of connecting the FPGA to a computer using a transmitting and receiving module to send commands to the FPGA and vice-versa.

In this assignment we have implemented UART on an FPGA to transfer between a computer and an FPGA.

Software and Hardware used in this assignment:

- 1. **'Quartus' 2 web edition version 13.0** for compiling the RTL code and implementation of the data Transmission
- 2. Altera DE2-115 Education and Development board with Cyclone IV FPGA device used.

## **FPGA**

**FPGA** stands for F ield P rogrammable G ate A rray.

It is a very powerful Device used to manipulate digital electronic circuits.

It has millions of logic ICs arranged in a grid pattern, where the connections between them can be changed according to the requirements very easily using programming. We can program them to do almost any digital function.

The FPGA board that was used has a chip manufactured by Altera along with other peripheral devices.

To design the connections between the ICs instructions must be given from the computer, so UART interface is used for the communication purpose.

## **UART**

UART send out 8 bits of data at a time over a single wire. Since it is Asynchronous it does not forward a clock along with the data.

UART can be implemented in the following ways:

- 1. Half duplex the two transmitters share the same line
- 2. Full duplex the two transmitters have dedicated transmission lines

The following parameters can be set by the user and need to the same for the transmitter and the receiver.

- **Baud rate** the rate at which serial data is sent(e.g. **9600** bits/sec ,19200 bits/sec ,115200 bits/sec , others)
- No of Data bits usually 8
- Parity bit can be on/off (if On, the parity bit is appended to the 8 data bits)
- Stop Bits(0,1,2) usually set to 1
- Flow Control (None, On, Hardware) Not used much, mostly set to 'none'.

To recover data correctly it must be sampled, because a clock is not sent along with the data of asynchronous interfaces. Moreover, data sampling rate must be eight times faster than the rate of the data bits. Hence faster sampling clock can be used.

#### 2. Method

To receive data correctly, the transmitter and receiver must agree on the Baud Rate. The code given in the appendix a parameter in Verilog determines how many clock cycles per bit which implies the Baud rate.

#### Receiving part of FPGA

The FPGA samples the line continuously. When it sees a line transition from high to low, it recognizes that a UART data word is coming. This first transition corresponds to the start bit. After this bit is found, the FPGA waits for one **half of a bit period** to ensure that the middle of the data bit gets sampled. Then the FPGA only needs to wait **one-bit period** (as specified by the baud rate) and sample the rest of the data. The UART receiver's operation inside of the FPGA is shown below.



Step1 – Look for a falling edge to identify the start of the word

Step2 – Wait for one-bit period, then sample the first bit after half bit period

Step3 – Sample the data, every 1-bit period(1/9600 in this case)

Once 8 sampling is done look for a stop bit(high) in the next bit period and then loop again for the next word

The code given below in the appendix is structured with one start bit, 8 data bits, one stop bit and no parity bit. The transmitter modules below both have a signal called  $o_{tx_active}$  which is used to infer a tri-state buffer for half-duplex communication. Selection of the duplex mode depends on the application.

#### What is a testbench?

A testbench is needed to simulate the code.

In the Appendix is given a testbench for the transmitter and the receiver working at 115,200 baudrate. A test bench is only used for simulation purpose only, not to synthesize into the functional FPGA.

#### **Transmitter**



- When the "TxD\_start" signal is asserted, the transmitter takes in an 8-bit data and serializes it.
- The "busy" signal is asserted while a transmission occurs (the "TxD\_start" signal is ignored during that time).

#### <u>Serializer</u>

To go through the start bit, the 8 data bits, and the stop bits, a state machine seems appropriate.

#### Async Receiver

It takes a signal "RxD" from outside the FPGA and "de-serializes" it for easy use inside the FPGA.



- The module assembles data from the RxD line as it comes.
- As a byte is being received, it appears on the "data" bus. Once a complete byte has been received, "data\_ready" is asserted for one clock.

Note that "data" is valid only when "data\_ready" is asserted. The rest of the time don't use it

### • Oversampling

An asynchronous receiver must somehow get in-sync with the incoming signal. To determine when a new data byte is coming, we look for the "start" bit by oversampling the signal at a multiple of the baud rate frequency.

Once the "start" bit is detected, we sample the line at the known baud rate to acquire the data bits.

The used multiplying factor is 8, therefore for 115200 Bauds, the sampling rate is 921600Hz. Assume that a "Baud8Tick" signal is available, asserted 921600 times a second.

#### The Design

The incoming "RxD" signal has no relationship with the clock. Two D flip-flops are used to oversample it and synchronize it to the clock domain.

#### 03. References

## **UART** protocol

https://www.nandland.com/articles/what-is-a-uart-rs232-serial.html https://www.nandland.com/vhdl/modules/module-uart-serial-port-rs232.html https://www.youtube.com/watch?v=fMmcSpgOtJ4&app=desktop

#### Code

https://github.com/AntonZero/UART

# **Appendices**

## 4.1 Appendix 1 - RTL Code

```
module uart(input wire [7:0] data_in, //input data
                  input wire wr en,
3
                  input wire clk 50m,
4
                  output wire Tx,
5
                  output wire Tx busy,
 6
                  input wire Rx,
                  output wire ready,
8
                  input wire ready clr,
9
                  output wire [7:0] data out //output data
10
11
     wire Txclk en, Rxclk en;
    baudrate uart baud( .clk 50m(clk 50m),
12
13
                           .Rxclk_en(Rxclk_en),
14
                           .Txclk en(Txclk en)
15
                          );
16
    transmitter uart_Tx(.data_in(data_in),
17
                          .wr_en(wr_en),
18
                          .clk 50m(clk 50m),
                          .clken(Txclk en), //We assign Tx clock to enable clock
19
20
21
                           .Tx busy (Tx busy)
22
                          );
23
    = receiver uart_Rx(.Rx(Rx),
24
                       .ready(ready),
                       .ready_clr(ready_clr),
25
26
                       .clk 50m(clk 50m),
27
                       .clken(Rxclk en), //We assign Tx clock to enable clock
28
                       .data(data_out)
29
                       );
30
      endmodule
31
```

#### **Transmitter**

```
module transmitter( input wire [7:0] data_in, //input data as an 8-bit regsiter/vector
                          input wire wr en, //enable wire to start
3
                          input wire clk 50m,
                          input wire clken, //clock signal for the transmitter
4
5
                          output reg Tx, //a single 1-bit register variable to hold transmitting bit
 6
                          output wire Tx busy //transmitter is busy signal
                          );
8
    Finitial begin
9
          Tx = 1'b1; //initialize Tx = 1 to begin the transmission
10
11
     //Define the 4 states using 00,01,10,11 signals
12
     parameter TX_STATE_IDLE = 2'b00;
13
     parameter TX STATE START
     parameter TX STATE DATA = 2'b10;
14
     parameter TX STATE STOP = 2'b11;
16
     reg [7:0] data = 8'h00; //set an 8-bit register/vector as data,initially equal to 00000000
17
18
      reg [2:0] bit pos = 3'h0; //bit position is a 3-bit register/vector, initially equal to 000
19
      reg [1:0] state = TX_STATE_IDLE; //state is a 2 bit register/vector, initially equal to 00
20
21
    always @ (posedge clk_50m) begin
22
          case (state) //Let us consider the 4 states of the transmitter
23
          TX STATE IDLE: begin //We define the conditions for idle or NOT-BUSY state
24
              if (wr en) begin
25
                  state <= TX STATE START; //assign the start signal to state
26
                  data <= data in; //we assign input data vector to the current data
27
                  bit pos <= 3'h0; //we assign the bit position to zero
28
              end
29
          end
36
          TX_STATE DATA: begin
37
              if (clken) begin
                  if (bit_pos = 3^{h7}) //we keep assigning Tx with the data until all bits
38
39
                                       //have been transmitted from 0 to 7
40
                      state <= TX_STATE_STOP; // when bit position has finally reached 7
                                         // assign state to stop transmission
41
42
                  else
43
                     bit pos <= bit pos + 3'h1; //increment the bit position by 001
44
                  Tx <= data[bit_pos]; //Set Tx to the data value of the bit position ranging from 0-7
45
              end
46
          end
          TX_STATE_STOP: begin
47
48
              if (clken) begin
                  Tx <= 1'b1; //set Tx = 1 after transmission has ended
49
50
                  state <= TX_STATE_IDLE; //Move to IDLE state once a transmission has been completed
51
              end
52
          end
53
          default: begin
54
              Tx <= 1'b1; // always begin with Tx = 1 and state assigned to IDLE
55
              state <= TX_STATE_IDLE;
56
          end
57
          endcase
58
     end
59
60
      assign Tx_busy = (state != TX_STATE_IDLE); //assign the BUSY signal when transmitter is not idle
61
62
      endmodule
63
```

#### Receiver

```
module receiver (input wire Rx,
                       output reg ready,
 3
                       input wire ready clr,
                       input wire clk_50m,
 5
                       input wire clken,
 6
                       output reg [7:0] data
                       );
 8
    initial begin
          ready = 0; // initialize ready = 0
          data = 8'b0; // initialize data as 00000000
     // Define the 4 states using 00,01,10 signals
                                  = 2'b00;
13
      parameter RX_STATE_START
                                   = 2'b01;
14
      parameter RX STATE DATA
      parameter RX_STATE_STOP
15
16
17
      reg [1:0] state = RX STATE START; // state is a 2-bit register/vector, initially equal to 00
      reg [3:0] sample = \frac{0}{7} // This is a 4-bit register reg [3:0] bit_pos = \frac{0}{7} // bit position is a 4-bit register/vector, initially equal to 000
18
19
      reg [7:0] scratch = 8'b0; // An 8-bit register assigned to 00000000
21
22
    Halways @ (posedge clk_50m) begin
23
          if (ready_clr)
24
              ready <= 0; // This resets ready to 0
25
26
          if (clken) begin
27
               case (state) // Let us consider the 3 states of the receiver
28
               RX STATE START: begin // We define condtions for starting the receiver
29
                   if (!Rx || sample != 0) // start counting from the first low sample
30
                       sample <= sample + 4'b1; // increment by 0001
31
                   if (sample == 15) begin // once a full bit has been sampled
32
                       state <= RX STATE DATA; // start collecting data bits
33
                       bit pos <= 0;
34
                       sample <= 0:
35
                       scratch <= 0;
36
37
38
               RX STATE DATA: begin // We define conditions for starting the data colleting
                   sample <= sample + 4'b1; // increment by 0001
39
                   if (sample = 4'h8) begin // we keep assigning Rx data until all bits have 01 to 7
40
41
                       scratch[bit pos[2:0]] <= Rx;
42
                       bit_pos <= bit_pos + 4'b1; // increment by 0001
43
                   if (bit pos = 8 && sample = 15) // when a full bit has been sampled and
44
45
                       state <= RX_STATE_STOP; // bit position has finally reached 7, assign state to stop</pre>
46
               end
47
               RX_STATE_STOP: begin
48
                   * Our baud clock may not be running at exactly the
49
50
                    * same rate as the transmitter. If we thing that
                    * we're at least half way into the stop bit, allow
52
                    * transition into handling the next start bit.
53
54
                   if (sample == 15 || (sample >= 8 && !Rx)) begin
55
                       state <= RX STATE START;
                       data <= scratch;
56
57
                       ready <= 1'b1;
58
                       sample <= 0;
59
60
                   else begin
                       sample <= sample + 4'b1;</pre>
61
62
                   end
63
               end
64
65
                  state <= RX STATE START; // always begin with state assigned to START
66
               end
67
               endcase
68
          end
69
70
```

#### **Baud rate**

```
\Box //This is a baud rate generator to divide a 50MHz clock into a 115200 baud Tx/Rx pair \Box //The Rx clock oversamples by 16x.
4
    module baudrate (input wire clk 50m,
                         output wire Rxclk en,
6
                         output wire Txclk en
                        );
8
    ⊟//Our Testbench uses a 50 MHz clock.
     //Want to interface to 115200 baud UART for Tx/Rx pair
//Hence, 50000000 / 115200 = 435 Clocks Per Bit.
9
10
     parameter RX_ACC_MAX = 500000000 / (115200 * 16);
11
12
     parameter TX ACC MAX = 500000000 / 115200;
     parameter RX_ACC_WIDTH = $clog2(RX_ACC_MAX);
13
14
      parameter TX ACC WIDTH = $clog2 (TX ACC MAX);
      reg [RX_ACC_WIDTH - 1:0] rx_acc = 0;
reg [TX_ACC_WIDTH - 1:0] tx_acc = 0;
15
16
17
18
      assign Rxclk en = (rx acc == 5'd0);
19
      assign Txclk en = (tx acc == 9'd0);
20
21
    □always @(posedge clk_50m) begin
22
           if (rx acc == RX ACC MAX[RX ACC WIDTH - 1:0])
23
               rx_acc <= 0;
24
           else
               rx_acc <= rx_acc + 5'b1; //increment by 00001
25
26
     end
27
28
    always @ (posedge clk 50m) begin
29
           if (tx acc == TX ACC MAX[TX ACC WIDTH - 1:0])
30
               tx_acc <= 0;
31
           else
32
               tx acc <= tx acc + 9'b1; //increment by 000000001
33
     end
34
      endmodule
35
36
```



## 4.2 Appendix 2 - Testbench for UART

```
□//This is a simple testbench for UART Tx and Rx.
     //The Tx and Rx pins have been connected together creating a serial loopback.
    //We check if we receive what we have transmitted by sending incremeting data bytes.
4
     module uart TB();
   □//assign the following parameter values initially
     //Inputs are registers
8
     reg [7:0] data = 0;
9
     reg clk = 0;
10
     reg enable = 0;
     //Outputs are wires
12
     wire Tx busy;
13
     wire rdy;
14
     wire [7:0] Rx data;
15
     //We have connected Tx to Rx using the same wire
16
     wire loopback;
17
     reg ready_clr = 0;
     // Instantiating a UART
18
19

_uart test_uart(.data_in(data),
20
                          .wr_en(enable),
21
                          .clk 50m(clk),
22
                          .Tx(loopback),
23
                          .Tx busy (Tx busy) ,
24
                          .Rx (loopback) ,
25
                          .ready (ready),
26
                          .ready_clr(ready_clr),
27
                          .data_out(Rx_data)
28
                          ):
29
    initial begin //At start of the simulatinon
30
          $dumpfile("uart.vcd");
31
          $dumpvars(0, uart_TB);
32
          enable <= 1'b1; // assign b = 1
33
          #2 enable <= 1'b0; // 2ps later, assign b = 0
34
    end
35
   Balways begin //Always keep looping and looping
36
37
          clk = \sim clk; // implement the clock by inverting clock signal every 1ps
    end
38
39
    □always @ (posedge ready) begin
40
          \#2 ready_clr <= 1; //2ps after positive edge of ready signal, assign ready clear = 1
41
          #2 ready clr <= 0; // 2ps later, assign ready clear = 0 as well as ready = 0
42
          if (Rx data != data) begin
43
              $display("FAIL: rx data %x does not match tx %x", Rx data, data);
44
              $finish;
45
         end
46
          else begin
47
              if (Rx_data = 8'h14) begin //Check if received data is 10010
48
                  $display("SUCCESS: all bytes verified");
49
                  $finish;
50
              data <= data + 1'b1; // increment data by 1
51
52
              enable <= 1'b1; // assign b = 1
              #2 enable <= 1'b0; // 2ps later, assign b = 0
53
54
          end
55
    end
56
     endmodule
57
```

# 4.3 Appendix 3 - Timing Diagram





# a. Appendix 4 – Results

